## FPGA-Backed Robotic Transcriber

#### **Team** π

Joshua Klein Nevin Zheng Sami Shahin Philip Yuan







### **M** Table of Contents



#### I. OVERVIEW



II. DESIGN SPECIFICATION



III. DETAILED FUNCTIONALITY



IV. ANALYSIS



V. CONCLUSION



## Overview Project Motivation

- We're also learning DSP!:
  - Combination of concepts
- Benefits of FPGA
  - Optimal for specific calculations
- Popularity:
  - Speech recognition is trendy
- Ease of use:
  - Write simply by speaking
- Time and energy constraints:
  - People are busy
- Artistic presentation:
  - Improved handwriting





#### **Goal: Robot transcriber with speech recognition**

- Implement audio signal processing on FPGA
  - Getting and storing audio
  - Fourier Transform for frequency comparisons
- Interface the FPGA with a microprocessor to control a robot
  - Be able to have the robot write multiple letters in series

## Overview

### **Spectral Density Comparison**

**Energy spectral density** is a measurement of how a signal's energy is distributed over frequency (rather than time).

1. Compute the DFT of a signal: samples of the Discrete-Time Fourier Transform (DTFT)

$$X[k]_N = \sum_{n=0}^{N-1} x[n]e^{-j\frac{2\pi k}{N}n}$$
;  $k \in [0, N)$ 

2. Compute the energy spectral density for certain frequencies

$$\left|X[k]_N\right|^2$$

3. Compare with values experimentally computed on MATLAB

# © Overview Vocabulary: ICAO/NATO Alphabet



# Overview Vocabulary: 'Alpha' and 'Zulu'





## OverviewHigh Level Description

- 1. Sample audio with a button press
- 2. Store in BRAM
- 3. Calculate the DFT
- 4. Energy spectral density

- 5. Comparison of values to guess
- 6. Communicate with Arduino
- 7. Write guess with robot arm



## **M** Table of Contents



I. OVERVIEW



II. DESIGN SPECIFICATION



III. DETAILED FUNCTIONALITY



IV. ANALYSIS



V. CONCLUSION



## Design Specification: Meeting the Design Goals Data Recording And Storage

- **1. Data Recording:** Sample audio by way of onboard ADAU1761
  - a. 24-bit precision
  - b. 1.024 seconds at 8 kHz (telephone sample rate) = 8192 samples
    - i. ICAO/NATO alphabet!
- **2. Data Storage:** Controller
  - a. 8192 x 24 BRAM
  - b. States to control read/write and burst read/write





### Design Specification: Meeting the Design Goals **Frequency Calculations**

#### FFT to calculate DFT:

- N = 8192
- **Burst Radix-2**
- Fixed Point

#### **Average Energy Spectral Density:**

- Easier calculations with a. imaginary values
- Comparison to values obtained through MATLAB experimentation





### Design Specification: Meeting the Design Goals **Robot Arm**

#### CCP:

- 3 wires to interface Arduino and FPGA
- No buffer required

#### **Robot Arm:**

- 4 12V batteries
- 2 movable joints
- 4 wires to interface with Arduino Uno: up/down motions of both joints



### M Table of Contents



I. OVERVIEW



II. DESIGN SPECIFICATION



III. DETAILED FUNCTIONALITY



IV. ANALYSIS



V. CONCLUSION





48kHz sampling x 1024 = 49.152 MHz clock

#### **Serial Bus Interfaces**

- **12C:** 
  - SDA, SCL
  - Sampling rates, bit width
- **12S:** 
  - Data line: SD
  - Clock lines: SCK, WS

#### Thanks to Mike Field at Hamsterworks



## Detailed Functionality BRAM Controller

Interface between BRAM controller and audio stream

- Press button to sample audio
- Reads sample data into FFT module



### **Property** Detailed Functionality

### Xilinx LogiCORE IP: FFT 7.1

"The Xilinx LogiCORE™ IP Fast Fourier Transform (FFT) implements the Cooley-Tukey FFT algorithm, a computationally efficient method for calculating the

8192-point FFT implementation

Discrete Fourier Transform (DFT)"

- Radix-2 Fixed-point
- Treated as black box



## Detailed Functionality Xilinx LogiCORE IP: FFT 7.1

- Real and imaginary inputs and outputs
  - XN\_RE, XN\_IM, XK\_RE, XK\_IM
- Input and output indice
  - XN\_INDEX, XK\_INDEX
- Ready, Busy, Early Done, Done signals
- Scaling options
  - Automatic vs. input array



Figure 7: Core Schematic Symbol (Single Channel)



### **Property** Detailed Functionality

### **Average Energy Spectral Density**

- Idle
  - Waits for start signal
- **Magnitude Sum** 
  - Sums squared magnitude of FFT output
- **Average** 
  - Take average of FFT
- Compare
  - Compare with threshold





### **Property** Detailed Functionality

### In-Depth: BRAM Controller + Interactions

```
always @(posedge clk) begin : TRANSITION_LOGIC
3 module bramController(
                                                                                                           48
       input clk.
                                                                                                           49
                                                                                                                     if(reset) begin
       input reset,
                                                                                                                        rw Address <= 0:
                                                                                                           50
       input beginWrite,
                                                                                                                        read write <= 0;
       input beginRead, //signal to begin reading; output ready cycle after
                                                                                                                        state <= 0;
      input [ (ADDR WIDTH) -1 : 0 ] readAddress,
                                                                                                                        readReady <= 0;
       input [WORD WIDTH-1:0] inData,
                                                                                                                        writeComplete <= 0;
10
       input sample, //should be high for one cycle only; indicates that a sample should be taken
11
       output [WORD WIDTH-1:0] outData,
                                                                                                           56
12
       output red
                                                                                                           57
13
       output reg
                                writeComplete //connected to LED to signal when complete
                                                                                                                        case (state)
14
                                                                                                           59
                                                                                                                           0: begin: IDLE WAIT WRITE
15
                                                                                                           60
                                                                                                                           //wait for write signal
        parameter WORD WIDTH = 24;
                                                                                                           61
                                                                                                                              if (beginWrite) begin
16
17
        parameter ADDR WIDTH = 3;
                                                                                                                                 //start writing at address 0
                                                                                                                                 state <= 1'b1;
18
                                                                                                                                 read write <= 1'b1;
19
        reg [ (ADDR WIDTH) -1 : 0 ] rw Address;
                                                                                                                              end else begin
20
                                                                                                                                 state <= 0;
21
        reg [4:0] state;
                                                                                                                                 read write <= 0;
22
23
                                                                                                                              readReady <= 0;
24
        reg read write;
                                                                                                                              rw Address <= 0;
25
                                                                                                           71
                                                                                                                              writeComplete <= 0;
26
        initial begin
                                                                                                           72
27
          rw Address = 0;
                                                                                                           73
28
          read write = 0;
                                                                                                           74
                                                                                                                           1: begin : WRITE PROCESS
                                                                                                                              //write data to BRAM until full
29
           state = 0;
                                                                                                           75
30
           readReady = 0;
                                                                                                           76
                                                                                                                              if((rw Address == 2**ADDR WIDTH-1) & sample) begin
                                                                                                           77
                                                                                                                                 read write <= 0;
31
          writeComplete = 0;
                                                                                                           78
                                                                                                                                 rw Address <= 0;
32
                                                                                                           79
                                                                                                                                 state <= 2;
33
                                                                                                           80
34
        BRAM # (
                                                                                                           81
                                                                                                                              else if (sample) begin
35
               .WORD WIDTH (WORD WIDTH) .
                                                                                                           82
                                                                                                                                 rw Address <= rw Address + 1'b1;
36
               .ADDR WIDTH (ADDR WIDTH)
                                                                                                           83
37
                                                                                                           84
                                                                                                                           end
38
       mvMem (
                                                                                                           85
39
            .clk(clk),
                                                                                                           86
                                                                                                                           2: begin: IDLE WAIT READ
40
            .read write (read write),
                                                                                                           87
                                                                                                                           //wait until read signal is received
41
            .clear (reset).
                                                                                                           88
                                                                                                                              if (beginRead) begin
42
            .address (rw Address) ,
                                                                                                           89
                                                                                                                                 //begin reading from address
43
            .data in (inData),
                                                                                                           90
                                                                                                                                 state <= 3;
44
                                                                                                           91
                                                                                                                                 rw Address <= 0;
            .data out (outData)
45
                                                                                                           92
                                                                                                                                 //readReady <= 1;
                                                                                                           93
```



### In-Depth: BRAM Controller + Interactions

```
100
                 3: begin: DATA READ OUT
101
                 //read data to output
102
103
                    if((rw Address == 2**ADDR WIDTH-1)) begin
104
                       //change state to 2 right before reading last address at 2**ADDR WIDTH -1
105
106
                       state <= 0; //reset to state 0 to write again
107
                       rw Address <= 0;
108
                       writeComplete <= 0;
109
                    else begin //read from BRAM at clk rate
110
111
                       read write <= 0;
                       readReady <= 1;
112
                       //burst read
113
114
                       rw Address <= rw Address + 1'b1;
115
                    end
116
                 end
117
118
119
                 default: begin
120
                    //do nothing, or state 4?
121
                 end
122
              endcase
123
124
125
        end
126
127 endmodule
128
```



#### **Arduino and Robot Arm**

#### **Robot Arm**

- Utilizes 2 working joints
- Each joint has a basic up/down motion
- Speed of joint motion dependent upon current running through motor

#### **Arduino**

- Controls COM ports for the robot arm using a relay shield
- 4 relays are used, controlling up or down motion for each motor
- Dots and dashes and programmed as simple arm motions
  - One joint writes, the other joint determines where to write
- A reset protocol (carriage return/moving the arm left) is called whenever the robotic arm is approaching the boundary of where it can move
- The Arduino talks to the FPGA through a custom communication protocol, or **CCP**



#### **Arduino:**

```
If (P10 == READY && P0 && !P1):
     Write "a"; P10 = LOW;
If (P10 == READY && P1 && !P0):
     Write "b": P10 = LOW:
Else: Still waiting...
```

#### **FPGA**:

If (X3 == READY && Buffer has letter): Push letter from buffer to X1 (a) or X2 (b); Pop front from buffer;



## **M** Table of Contents



I. OVERVIEW



II. DESIGN SPECIFICATION



III. DETAILED FUNCTIONALITY



IV. ANALYSIS



V. CONCLUSION



## Analysis Results... So Far

- Not completely working, but optimistic
- Audio processing
  - Individual components work through implementation and/or simulation
  - Timing problems need to be resolved
- Robot arm
  - Working! Integration mostly works



## Analysis Design Tradeoffs

- Sampling Rate + Bit Depth:
  - 8 kHz reduce memory load with decent accuracy
  - 24 bits increased memory load but increased precision
- 1.024 s Recording Time:
  - Long enough for word, short enough to reduce memory load
  - FFT vs. DFT LogiCORE IP N = 2<sup>n</sup> samples
- Price vs. Precision:
  - Storing audio on iPhone vs. microphone
  - Robot arm vs. 2-D plotter
- SPI vs. CCP
  - SPI: more robust
  - CCP: more lightweight, less hardware and energy



### **Analysis Design Resource Summary**

Our main priority was with implementation.

#### **However, there were resource tradeoffs:**

- Tradeoffs between FFT types
- Options for resource and performance

| Transform Size     |      |
|--------------------|------|
| Largest            | 8192 |
| Smallest           | 8192 |
| Output Data Width  | 38   |
| Resource Estimates |      |
| XtremeDSP Slices   | 10   |
| 18K Block RAMs     | 37   |



Figure 2: Resource versus Throughput for Architecture Options

| Slice Logic Utilization                                         | Used  | Available  | Utilization |
|-----------------------------------------------------------------|-------|------------|-------------|
| Number of Slice Registers                                       | 2,347 | 106,400    | 2%          |
| Number used as Flip Flops                                       | 2,347 | 0.000.0000 | 50.571      |
| Number used as Latches                                          | 0     |            |             |
| Number used as Latch-thrus                                      | 0     |            |             |
| Number used as AND/OR logics                                    | 0     |            |             |
| Number of Slice LUTs                                            | 1,623 | 53,200     | 3%          |
| Number used as logic                                            | 1,177 | 53,200     | 2%          |
| Number using O6 output only                                     | 684   |            |             |
| Number using O5 output only                                     | 14    |            |             |
| Number using O5 and O6                                          | 479   |            |             |
| Number used as ROM                                              | 0     |            |             |
| Number used as Memory                                           | 283   | 17,400     | 1%          |
| Number used as Dual Port RAM                                    | 0     |            |             |
| Number used as Single Port RAM                                  | 0     |            |             |
| Number used as Shift Register                                   | 283   |            |             |
| Number using O6 output only                                     | 117   |            |             |
| Number using O5 output only                                     | .1    |            |             |
| Number using O5 and O6                                          | 165   |            |             |
| Number used exclusively as route-thrus                          | 163   |            |             |
| Number with same-slice register load                            | 161   |            |             |
| Number with same-slice carry load                               | 2     |            |             |
| Number with other load                                          | 0     |            |             |
| Number of occupied Slices                                       | 624   | 13,300     | 4%          |
| Number of LUT Flip Flop pairs used                              | 2,035 |            |             |
| Number with an unused Flip Flop                                 | 303   | 2,035      | 14%         |
| Number with an unused LUT                                       | 412   | 2,035      | 20%         |
| Number of fully used LUT-FF pairs                               | 1,320 | 2,035      | 64%         |
| Number of unique control sets                                   | 18    |            |             |
| Number of slice register sites lost to control set restrictions | 45    | 106,400    | 1%          |
| Number of bonded <u>IOBs</u>                                    | 22    | 200        | 11%         |
| Number of LOCed IOBs                                            | 22    | 22         | 100%        |
| Number of RAMB36E1/FIFO36E1s                                    | 7     | 140        | 5%          |

## Analysis Speech Recognition: Failures

**Advanced eXtensible Interface (AXI)** is a communication standard for connecting various Intellectual Property (IP) cores. A System on Chip (SoC) bus developed by ARM Holdings.

- Standardized signaling rules for communicating
  - Interconnect for multiple slaves and masters
- Initial Vivado project with software ultimately scrapped: had working playback!



### **Analysis Speech Recognition: Failures**

Vivado Block Designer: AXI-based design planned for MicroBlaze soft microprocessor



## Analysis Speech Pe

## **Speech Recognition: Failures**



## Analysis Speech Recognition: Successes

- The algorithm is decent... but nowhere near optimal
  - Heavily speaker and word dependent
  - Obvious flaws
  - A more 'established' (but more complicated) algorithm would be better
    - Mel Cepstrum Coefficients
- Limitations from hardware-only computations

# Analysis Speech Recognition: Successes





# Analysis Speech Recognition: Successes







#### **Robotic Arm: Failures And Successes**

#### **Failures**

- Lack of stepper motors and encoders: system is only semi-autonomous
- SPI would be more robust than CCP
- Robot has limited movement
  - Relay shield with 4 relay modules means only 2 joints available

#### **Successes**

- Writes characters in morse code
- Easily controlled by the arduino
- Arduino microcontroller can interact with FPGA through CCP
- Robotic arm has a carriage return!







## M Table of Contents



I. OVERVIEW



II. DESIGN SPECIFICATION



III. DETAILED FUNCTIONALITY



IV. ANALYSIS



**V.** CONCLUSION





- Specifics of DSP implemented on FPGA:
  - Putting theory to practice
- Verilog, VHDL, ... and above:
  - Limitations and benefits of FPGA's
  - AXI-based block diagram, benefits of HLS
- Communicating with other devices



## Conclusion Future Work

- Improve algorithm complexity
  - Expanded system vocabulary
  - Mel Cepstrum
  - Hidden Markov Models
  - Speech coprocessor for mass processing
- Vivado block design tools
- Robotic Arm
  - Improved control



#### Team $\pi$

Joshua Klein: Robot Arm, Arduino, CCP

Nevin Zheng: BRAM and BRAM Controller

Sami Shahin: BRAM Controller, FFT, algorithm

Philip Yuan: MATLAB work, ADAU1761 tweaks, FFT, algorithm

Everyone: This presentation!

